Difference between revisions of "Glossary"

From ATI public wiki
Jump to: navigation, search
 
(6 intermediate revisions by the same user not shown)
Line 4: Line 4:
 
| ASIC || Application Specific Integrated Circuit  
 
| ASIC || Application Specific Integrated Circuit  
 
|-
 
|-
| ASM || Abstract State Machines  
+
| ASM || Abstract State Machines
 
|-
 
|-
| EDA || Electronic Design Automation
+
| BFM  || Bus Functional Model
 +
|-
 +
| CDFG || Control Data Flow Graph
 
|-
 
|-
 
| CLB || Configurable Logic Block (of FPGA)  
 
| CLB || Configurable Logic Block (of FPGA)  
Line 16: Line 18:
 
| DSP || Digital Signal Processor  
 
| DSP || Digital Signal Processor  
 
|-
 
|-
| Firm core || (or semi-hard core) IP-s carrying placement data but configurable for various applications
+
| EDA || Electronic Design Automation
 
|-
 
|-
 
| ESL || Electronic System Level  
 
| ESL || Electronic System Level  
 +
|-
 +
| Firm core || (or semi-hard core) IP-s carrying placement data but configurable for various applications
 
|-
 
|-
 
| FPGA || Field Programmable Gate Array  
 
| FPGA || Field Programmable Gate Array  
Line 27: Line 31:
 
|-
 
|-
 
| HSCO || Hardware-Software Co-Design  
 
| HSCO || Hardware-Software Co-Design  
 +
|-
 +
| HW || Hardware
 +
|-
 +
| ICE  || In Circuit Emulator
 
|-
 
|-
 
| IEEE || Institute of Electrical and Electronic Engineers, Inc.  
 
| IEEE || Institute of Electrical and Electronic Engineers, Inc.  
 
|-
 
|-
 
| IP (core) || Intellectual Property (core), synonymous with Virtual Component (VC)  
 
| IP (core) || Intellectual Property (core), synonymous with Virtual Component (VC)  
 +
|-
 +
| IPC  || Inter Process Communication
 
|-
 
|-
 
| ISA (model) || Instruction Set Architecture (model)  
 
| ISA (model) || Instruction Set Architecture (model)  
Line 47: Line 57:
 
|-
 
|-
 
| SLB || System Level Block  
 
| SLB || System Level Block  
|-
 
| Soft core || IP presented as a netlist or HDL code
 
 
|-
 
|-
 
| SoC || System-on-Chip  
 
| SoC || System-on-Chip  
 +
|-
 +
| Soft core || IP presented as a netlist or HDL code
 
|-
 
|-
 
| SW || Software  
 
| SW || Software  
 +
|-
 +
| Synopsys VCS || Synopsys Verilog Simulator
 
|-
 
|-
 
| Synopsys VSS || Synopsys VHDL System Simulator
 
| Synopsys VSS || Synopsys VHDL System Simulator
 
|-
 
|-
| HW || Hardware
+
| UCF  || User Constraint File
 
|-
 
|-
 
| UML || Universal Modeling Language  
 
| UML || Universal Modeling Language  
 +
|-
 +
| VCI  || VHDL-C Interface
 
|-
 
|-
 
| VHDL || Very high speed Hardware Description Language  
 
| VHDL || Very high speed Hardware Description Language  
Line 69: Line 83:
 
|-
 
|-
 
| VSIA || Virtual Socket Initiative Alliance  
 
| VSIA || Virtual Socket Initiative Alliance  
|-
 
| CDFG || Control Data Flow Graph
 
 
|-
 
|-
 
| XPP || eXtreme Processing Platform of PACT  
 
| XPP || eXtreme Processing Platform of PACT  
 
|}
 
|}

Latest revision as of 22:52, 20 April 2010

ACM Adaptive Computing Machine
ASIC Application Specific Integrated Circuit
ASM Abstract State Machines
BFM Bus Functional Model
CDFG Control Data Flow Graph
CLB Configurable Logic Block (of FPGA)
CSP Communicating Sequential Processes
DSM Deep SubMicron
DSP Digital Signal Processor
EDA Electronic Design Automation
ESL Electronic System Level
Firm core (or semi-hard core) IP-s carrying placement data but configurable for various applications
FPGA Field Programmable Gate Array
Hard core Physical manifestations of the IP design
HLS High Level Synthesis
HSCO Hardware-Software Co-Design
HW Hardware
ICE In Circuit Emulator
IEEE Institute of Electrical and Electronic Engineers, Inc.
IP (core) Intellectual Property (core), synonymous with Virtual Component (VC)
IPC Inter Process Communication
ISA (model) Instruction Set Architecture (model)
LRM Language Reference Manual
netlist A list of logic gates and associated interconnections making up an integrated circuit
NoC Network-on-Chip
PCB Printed Circuit Board
RTL Register-Transfer Level
SDL Specification and Description Language, standardized by ITU (International Telecommunication Union)
SLB System Level Block
SoC System-on-Chip
Soft core IP presented as a netlist or HDL code
SW Software
Synopsys VCS Synopsys Verilog Simulator
Synopsys VSS Synopsys VHDL System Simulator
UCF User Constraint File
UML Universal Modeling Language
VCI VHDL-C Interface
VHDL Very high speed Hardware Description Language
VITAL VHDL Initiative Toward ASIC Libraries
VLIW Very Long Instruction Word (processor)
VLSI Very Large Scale Integration (Integrated Circuit)
VSIA Virtual Socket Initiative Alliance
XPP eXtreme Processing Platform of PACT